We are developing a next-generation 2D semiconductor technology platform targeting ultra-scaled logic and memory applications beyond conventional silicon limits. Our approach emphasizes device–circuit co-design, connecting atomistic transport physics to circuit-level performance projections.
As a Device & Circuit Simulation Engineer, you will be responsible for bridging ultra-scaled device simulations and functional circuit evaluation. You will work across multiple simulation layers, from quantum transport (NEGF) and TCAD to compact modeling and SPICE-based circuit analysis, enabling credible technology benchmarking for logic gates, SRAM, and oscillators. This role is critical for guiding device architecture decisions and demonstrating the system-level impact of emerging 2D devices.
Responsibilities
Quantum & Device-Level Simulation
1. Perform ultra-scaled device simulations for advanced FET architectures using quantum transport methods (e.g., NEGF, QuantumATK or equivalent); atomistic or semi-classical approaches as appropriate
2. Analyze short-channel effects, contact-limited transport, electrostatics, and scattering mechanisms in 2D devices
3. Extract device trends (I–V, SS, gm, Rc, capacitance) suitable for higher-level modeling
TCAD & Technology Projection
1. Conduct TCAD simulations to explore device scaling, geometry, and process sensitivity
2. Calibrate TCAD models using inputs and trends from quantum/atomistic simulation
3. Support technology projection studies for advanced nodes (e.g., GAA, CFET, stacked or vertical architectures)
Compact Modeling & TCAD-to-SPICE Flow
1. Develop simplified compact models or parameterized abstractions from device/TCAD results
2. Enable TCAD-to-SPICE flows for circuit-level simulation and comparison
3. Validate consistency between device physics, TCAD behavior, and circuit-level response
Circuit-Level Simulation & Analysis
1. Perform circuit simulations for basic logic and memory structures, including inverters, NAND/NOR gates, ring oscillators, SRAM cells
2. Evaluate circuit-level metrics such as delay, power, noise margin, and stability
3. Correlate circuit performance with device non-idealities and variability
Documentation & Collaboration
1. Document simulation methodologies, assumptions, and limitations clearly
2. Prepare internal reports, benchmarking summaries, and projection data for technical reviews
3. Collaborate closely with materials, device fabrication, and circuit demo teams
Minimum Qualifications
Preferred Qualifications
What this Role is NOT